

# Spread Spectrum Clock Generator

## Features

- 25- to 200-MHz operating frequency range
- Wide range of spread selections (9)
- Accepts clock or crystal inputs
- Provides four clocks
  - SSCLK1a
  - -SSCLK1b
  - -SSCLK2
  - -REFOUT
- Low-power dissipation
  - -3.3V = 70 mW (typical @ 40 MHz, no load)

- Center spread modulation
- Low cycle-to cycle jitter
- 16-pin SOIC package

#### Applications

- High-resolution VGA controllers
- LCD panels and monitors
- Printers and MFPs

#### **Benefits**

- Peak EMI reduction by 8 to 16 dB
- · Fast time to market
- Cost reduction



3901 North First Street
San Jose
CA 95134
408-943-2600
Revised October 26, 2005



# **Pin Description**

| Pin       | Name      | Туре | Description                                                                                                                                                                                                                                                                                                                     |
|-----------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | XIN/CLKIN | I    | <b>Clock or Crystal connection input</b> . Refer to <i>Table 1, Table 2,</i> and <i>Table 3</i> for input frequency range selection.                                                                                                                                                                                            |
| 2         | REFOFF    | I    | <b>Input pin enables REFOUT clock at pin 3</b> . REFOFF 400K $\Omega$ internal pull-up resistor.<br>Logic "0" enables REFOUT, logic "1" disables REFOUT. Default = disabled.                                                                                                                                                    |
| 3         | REFOUT    | 0    | Buffered, non-modulated output clock derived from XIN/CLKIN input frequency.<br>There is a 180° phase shift from XIN to REFOUT.                                                                                                                                                                                                 |
| 4         | VDD       | Р    | Positive power supply. Bypass to ground with 0.1-µF capacitor.                                                                                                                                                                                                                                                                  |
| 5, 11, 14 | VSS       | G    | Positive power supply ground.                                                                                                                                                                                                                                                                                                   |
| 6         | S2        | I    | <b>VCO range control</b> . Refer to <i>Table 1</i> , <i>Table 2</i> , and <i>Table 3</i> for detailed programming information. Has 400-K $\Omega$ internal pull-up to V <sub>DD</sub> .                                                                                                                                         |
| 7         | S3        | I    | <b>VCO range control</b> . Refer to <i>Table 1</i> , <i>Table 2</i> , and <i>Table 3</i> for detailed programming information. Has 400-K $\Omega$ internal pull-up to V <sub>DD</sub> .                                                                                                                                         |
| 8         | SSCLK1a   | 0    | Modulated clock output. Pins 8 and 9 are identical but separate drivers.                                                                                                                                                                                                                                                        |
| 9         | SSCLK1b   | 0    | Modulated clock output. Pins 8 and 9 are identical but separate drivers.                                                                                                                                                                                                                                                        |
| 10        | SSCC      | I    | <b>Spread Spectrum clock control (enable/disable) function</b> . SSCG function is enabled when input is high and disabled when input is low. Internal 400-K $\Omega$ pull-up defaults to modulation ON.                                                                                                                         |
| 12        | S1        | I    | <b>Tri-level logic input control pin used to select frequency and bandwidth</b> .<br>Frequency/bandwidth selection and tri-level logic programming details. See <i>Figure 2</i> and <i>Table 1</i> , <i>Table 2</i> , and <i>Table 3</i> . Pin 8 has internal resistor divider network to V <sub>DD</sub> and V <sub>SS</sub> . |
| 13        | S0        | I    | <b>Tri-level logic input control pin used to select frequency and bandwidth</b> .<br>Frequency/bandwidth selection and tri-level logic programming details. See <i>Figure 2</i> and <i>Table 1</i> , <i>Table 2</i> , and <i>Table 3</i> . Pin 8 has internal resistor divider network to V <sub>DD</sub> and V <sub>SS</sub> . |
| 15        | SSCLK2    | 0    | <b>Modulated output clock</b> . Frequency of SSCLK2 = SSCLK1a/2. BW% of SSCLK2 is equal to BW% of SSCLK1a/b.                                                                                                                                                                                                                    |
| 16        | XOUT      | 0    | <b>Oscillator output pin connected to crystal</b> . Leave this pin unconnected if an external clock drives XIN/CLK.                                                                                                                                                                                                             |

## **General Description**

The Cypress CY25566 is a Spread Spectrum Clock Generator (SSCG) IC used for the purpose of reducing electromagnetic interference (EMI) found in today's high-speed digital electronic systems.

The CY25566 uses a Cypress-proprietary phase-locked loop (PLL) and Spread Spectrum Clock (SSC) technology to synthesize and frequency modulate the input frequency of the digital clock. By frequency modulating the clock, (SSCLK1a/b and SSCLK2), the measured EMI at the fundamental and harmonic frequencies is greatly reduced. The modulated output frequency is centered on the input frequency.

This reduction in radiated energy can significantly reduce the cost of complying with regulatory agency requirements and improve time to market without degrading system performance.

The CY25566 provides four output clocks: SSCLK1a, SSCLK1b, SSCLK2, and REFOUT. SSCLK1a/b and SSCLK2 are modulated clocks and REFOUT is a buffered copy of the reference clock or oscillator. The CY25566 frequency and spread % ranges are selected by programming S0, S1, S2, and S3 digital inputs. S0 and S1 use three (3) logic states including High (H), Low (L), and Middle (M) to select one of nine available frequency and spread % ranges. Refer to *Figure 2* for details on programming three level inputs S0 and

S1. See *Table 1, Table 2,* and *Table 3* for programming details for S2 and S3.

The CY25566 will operate over a wide range of frequencies from 25 to 200 MHz. Operation to 200 MHz is possible with the use of dual drivers at pins 8 and 9. With a wide range of selectable bandwidths, the CY25566 is a very flexible low-EMI clock. Modulation can be disabled to provide a four-output conventional clock.

The CY25566 is available in a 16-pin SOIC (150-mil.) package with a commercial operating temperature range of  $0^{\circ}$ C to  $70^{\circ}$ C.

## **Output Clock Architecture**

The CY25566 provides four separate output clocks: REFOUT, SSCLK1a, SSCLK1b, and SSCLK2 for use in a wide variety of applications. Each clock output is described below in detail.

#### REFOUT

REFOUT is a 3.3V CMOS level non-modulated inverted copy of the clock at XIN/CLKIN. As an inverted clock, the output clock at REFOUT is 180° out of phase with the input clock at XIN/CLKIN. Placing a high(1) logic state of REFOFF, pin 2, will disable the REFOUT clock. When REFOUT is disabled, REFOUT, pin 3 is at a low(0) logic state.



#### SSCLK1a/b

SSCLK1a and SSCLK1b are spread spectrum clock outputs used for the purpose of reducing EMI in digital systems. SSCLK1a and SSCLK1b can be connected in several different ways to provide flexibility in application designs. Each clock can drive separate nets with a capacitative load up to 15 pF each or connected together to provide drive to a single net with a capacitative load as high as 33 pF. When both clocks are connected together, the CY25566 is capable of driving 3.3V CMOS-compatible clocks to frequencies as high as 200 MHz. If one clock output is not connected to a load, negligible EMI will be generated at the unused pin because there is no current being driven. The frequency and bandwidth of SSCLK1a and SSCLK1b is programmed by the logic states presented to S2 and S3. The frequency multiplication at SSCLK1a and SSCLK1b is either 1X or 2X, controlled by S2 and S3. The modulated output clock SSCLK1 is provided at pins 8 and 9 with each pin having separate but identical drivers. Refer to Figure 1 below.



Figure 1. SSCLK1a/b Driver Configurations

#### SSCLK2

SCLK2 is a Spread Spectrum Clock with a frequency half that of the SSCLK1a clock frequency. When SSCLK1a is programmed to provide a 2.5% modulated clock at 1X times the reference clock, 40 MHz for example, the frequency of SSCLK2 will be 20 MHz with a BW of 2.5%. Note that by programming the frequency of SSCLK1a to 2X, the frequency of SSCLK2 will be 1X times the reference clock frequency.







Figure 2 illustrates how to program tri-level logic.

**Control Logic Structures** 

S0 and S1 (Tri-level Inputs)

The CY25566 has six input control pins for programming VCO

range, BW %, Mod ON/OFF and REFOUT ON/OFF. These

The output clock REFOUT can be enabled or disabled by

controlling the state of REFOFF. When REFOFF is at a logic

low(0) state, REFOUT is enabled and the reference clock

frequency is present at pin 3. When REFOFF is at a logic high

state (1), REFOUT is disabled and is set to a logic low state

on pin 3. REFOFF has a 400-KW internal pull-up resistor to

S0 and S1 are used to program the frequency range and

bandwidth of the modulated output clocks SSCLK1a/b and SSCLK2. S0 and S1 of the CY25566 are designed to sense

three different analog levels. With this tri-level structure, the

programmable control pins are described below.

#### S2 and S3

REFOFF

V<sub>DD</sub>.

S2 and S3 are used to program the CY25566 into different frequency ranges and multipliers. The CY25566 operates over a frequency range of 25 to 200 MHz and a 1X or 2X multiplication of the reference frequency. S2 and S3 are binary logic inputs and each has a 400 K W pull-up resistor to  $V_{DD}$ . See *Table 1, Table 2,* and *Table 3* for programming details.

## SSCC

SSCC is an input control pin that enables or disables SSCG modulation of the output clock at SSCLK1a/b and SSCLK2. Disabling modulation is a method of comparing radiated EMI in a product with SSCG turned on or off.

The CY25566 can be used as a conventional low jitter multiple output clock when SSCC is set to low (0). SSCC has a 400-KW internal pull-up resistor. Logic high (1) = Modulation ON, logic low (0) = Modulation OFF. Default is modulation ON.







# **Modulation Rate**

Spread Spectrum clock generators utilize frequency modulation (FM) to distribute energy over a specific band of frequencies. The maximum frequency of the clock (Fmax) and minimum frequency of the clock (Fmin) determine this band of frequencies. The time required to transition from Fmin to Fmax and back to Fmin is the period of the Modulation Rate, Tmod. Modulation Rates of SSCG clocks are generally referred to in terms of frequency or Fmod = 1/Tmod.

The input clock frequency, Fin, and the internal divider count, Cdiv, determine the Modulation Rate. The CY25566 utilizes two different modulation rate dividers, depending on the range selected on S2 and S3 digital control inputs. Refer to the example below.

| S3, S2 | CDiv | Output Frequency |
|--------|------|------------------|
| 0,0    | 1166 | 1X               |
| 0,1    | 1166 | 2X               |
| 1,0    | 2332 | 1X               |
| 1,1    | N/A  | N/A              |

Example:

Device = CY25566

Fin = 65 MHz

Range = S3 = 0, S2 = 1, S0 = 0

Then: modulation rate = Fmod = 65 MHz/1166 = 55.7 kHz

The CY25566 has three frequency groups to select from. Each combination of frequency and bandwidth can be selected by programming the input control lines, S0–S3, to the proper logic state.

Group 1 is the 1X low-frequency range and operates from 25 to 100 MHz.

Group 2 is the 1X high-frequency range and operates from 50 to 200 MHz.

Group 3 is the 2X low frequency range and operates from 25 to 50 MHz and 50 to 100 MHz output.







|              |                  |                  | Range)           | 5–50 MHz (Low    | 2                |                  |
|--------------|------------------|------------------|------------------|------------------|------------------|------------------|
|              | S1 = 0<br>S0 = M | S1 = 0<br>S0 = 0 | S1 = 1<br>S0 = 0 | S1 = M<br>S0 = 0 | S1 = M<br>S0 = M | XIN/CLK<br>(MHz) |
|              | 2.8              | 2.9              | 3.4              | 3.8              | 4.3              | 25–35            |
|              | 2.4              | 2.5              | 3.1              | 3.5              | 3.9              | 35–40            |
| <u>S3</u> S2 | 2.3              | 2.4              | 2.8              | 3.3              | 3.7              | 40–45            |
| 0 0          | 2.1              | 2.2              | 2.6              | 3.1              | 3.4              | 45–50            |
|              |                  |                  | Range)           | –100 MHz (High   | 50               |                  |
|              |                  | S1 :<br>S0       | S1 = 1<br>S0 = 1 | S1 = 0<br>S0 = 1 | S1 = 1<br>S0 = M | XIN/CLK<br>(MHz) |
|              | 2                | 1.               | 1.5              | 2.1              | 2.9              | 50–60            |
|              | 1                | 1.               | 1.4              | 2.0              | 2.8              | 60–70            |
| S3 S2        | 1                | 1.               | 1.3              | 1.8              | 2.6              | 70–80            |
| 0 0          | 0                | 1.               | 1.2              | 1.7              | 2.4              | 80–100           |

# Table 1. Frequency and Bandwidth Selection Chart (Group 1)(Low Frequency (1x) Selection Chart)

|                  | 50–100 MHz (Low Range) |                  |                  |                  |                  |       |  |
|------------------|------------------------|------------------|------------------|------------------|------------------|-------|--|
| XIN/CLK<br>(MHz) | S1 = M<br>S0 = M       | S1 = M<br>S0 =0  | S1 = 1<br>S0 = 0 | S1 = 0<br>S0 = 0 | S1 = 0<br>S0 = M |       |  |
| 50–60            | 4.2                    | 3.8              | 3.2              | 2.8              | 2.7              |       |  |
| 60–70            | 4.0                    | 3.6              | 3.1              | 2.6              | 2.5              |       |  |
| 70–80            | 3.8                    | 3.4              | 2.9              | 2.5              | 2.4              | S3 S2 |  |
| 80–100           | 3.5                    | 3.1              | 2.7              | 2.2              | 2.1              |       |  |
|                  | 10                     | 0–200 MHz (Hig   | h Range)         |                  |                  |       |  |
| XIN/CLK<br>(MHz) | S1 = 1<br>S0 = M       | S1 = 0<br>S0 = 1 | S1 = 1<br>S0 = 1 |                  | = M<br>= 1       |       |  |
| 100–120          | 3.0                    | 2.4              | 1.6              | 1                | .3               |       |  |
| 120–130          | 2.7                    | 2.1              | 1.4              | 1                | .1               |       |  |
| 130–140          | 2.6                    | 2.0              | 1.3              | 1                | .1               |       |  |
| 140–150          | 2.6                    | 2.0              | 1.3              | 1                | .1               |       |  |
| 150–160          | 2.5                    | 1.8              | 1.2              | 1                | .0               | S3 S2 |  |
| 160–170          | 2.4                    | 1.8              | 1.2              | 1                | .0               |       |  |
| 170–180          | 2.4                    | 1.8              | 1.2              | 1                | .0               |       |  |
| 180–190          | 2.3                    | 1.7              | 1.1              | 0                | .9               | ]     |  |
| 190–200          | 2.3                    | 1.6              | 1.1              | 0                | .9               | ]     |  |

Table 3. Frequency and Bandwidth Selection Chart (Group 3)(Low Frequency (2x) Selection Chart)

|                  | 25–50 MHz (Low Range, 2X) |                  |                  |                  |                  |                  |  |       |
|------------------|---------------------------|------------------|------------------|------------------|------------------|------------------|--|-------|
| XIN/CLK<br>(MHz) | SSCLK1<br>(MHz)           | S1 = M<br>S0 = M | S1 = M<br>S0 = 0 | S1 = 1<br>S0 = 0 | S1 = 0<br>S0 = 0 | S1 = 0<br>S0 = M |  |       |
| 25–35            | 50-70                     | 4.0              | 3.5              | 3.0              | 2.6              | 2.5              |  |       |
| 35–40            | 70-80                     | 3.8              | 3.3              | 2.9              | 2.4              | 2.3              |  | r     |
| 40–45            | 80-90                     | 3.5              | 3.1              | 2.7              | 2.2              | 2.1              |  | S3 S2 |
| 45–50            | 90-100                    | 3.3              | 2.9              | 2.5              | 2.1              | 2.0              |  | 0 1   |



# **Application Schematic**

In this example, the CY25566 is being driven by a 75-MHz reference clock.

S0 = 0 and S1 = 0 are programmed to select a BW of 2.5%. (Refer to *Table 1* and 2.)

S2 = 0 and S3 = 1 are programmed to select the Group 2 range.

V<sub>DD</sub> = 3.30 VDC.

SSCLK1a = 75 MHz @ 2.5% center spread modulation. SSCLK1b = 75 MHz @ 2.5% center spread modulation. SSCLK 2 = 37.5 MHz @ 2.5% center spread modulation. REFOUT = 37.5 MHz non-modulated clock.



**Figure 4. Application Schematic** 



# Absolute Maximum Ratings<sup>[1, 2]</sup>

| Supply Voltage (V <sub>DD</sub> : | +6V             |
|-----------------------------------|-----------------|
| Operating Temperature:            | 0°C to 70°C     |
| Storage Temperature               | –65°C to +150°C |

# Table 4. DC Electrical Characteristics $V_{DD}$ = 3.3V, Temp. = 25°C, unless otherwise noted

| Parameter        | Description          | Conditions                      | Min.                | Тур.                | Max.                | Unit |
|------------------|----------------------|---------------------------------|---------------------|---------------------|---------------------|------|
| V <sub>DD</sub>  | Power Supply Range   | ±10%                            | 2.97                | 3.3                 | 3.63                | V    |
| V <sub>INH</sub> | Input High Voltage   | S0 and S1 only.                 | 0.85V <sub>DD</sub> | V <sub>DD</sub>     | V <sub>DD</sub>     | V    |
| V <sub>INM</sub> | Input Middle Voltage | S0 and S1 only.                 | 0.40V <sub>DD</sub> | 0.50V <sub>DD</sub> | 0.60V <sub>DD</sub> | V    |
| V <sub>INL</sub> | Input Low Voltage    | S0 and S1 only.                 | 0.0                 | 0.0                 | 0.15V <sub>DD</sub> | V    |
| V <sub>OH1</sub> | Output High Voltage  | I <sub>OH</sub> = 6 ma, SSCLKa  | 2.4                 |                     |                     | V    |
| V <sub>OH2</sub> | Output High Voltage  | I <sub>OH</sub> = 20 ma, SSCLKb | 2.0                 |                     |                     | V    |
| V <sub>OL1</sub> | Output Low Voltage   | I <sub>OH</sub> = 6 ma, SSCLKa  |                     |                     | 0.4                 | V    |
| V <sub>OL2</sub> | Output Low Voltage   | I <sub>OH</sub> = 20 ma, SSCLKb |                     |                     | 1.2                 | V    |
| C <sub>in1</sub> | Input Capacitance    | Xin/CLK (Pin 1)                 | 3                   | 4                   | 5                   | pF   |
| C <sub>in2</sub> | Input Capacitance    | Xout (Pin 8)                    | 6                   | 8                   | 10                  | pF   |
| C <sub>in2</sub> | Input Capacitance    | All input pins except 1.        | 3                   | 4                   | 5                   | pF   |
| I <sub>DD1</sub> | Power Supply Current | FIN = 40 MHz,15 pF@all outputs  |                     | 27                  | 32                  | mA   |
| I <sub>DD1</sub> | Power Supply Current | FIN = 40 MHz, No Load           |                     | 21                  | 28                  | mA   |
| I <sub>DD2</sub> | Power Supply Current | FIN = 165 MHz,15 pF@all outputs |                     | 68                  | 80                  | mA   |
| I <sub>DD2</sub> | Power Supply Current | FIN = 165 MHz, No Load          |                     | 48                  | 60                  | mA   |

Table 5. Electrical Timing Characteristics  $V_{DD} = 3.3V$ , T = 25°C and  $C_L = 15 \text{ pF}$ , unless otherwise noted. Rise/Fall @ 0.4–2.4V,Duty@1.5V

| Parameter              | Description                 | ion Conditions                      |     | Тур. | Max | Unit |
|------------------------|-----------------------------|-------------------------------------|-----|------|-----|------|
| I <sub>CLKFR</sub>     | Input Clock Frequency Range | Non-crystal, 3.0V Pk–Pk ext. source | 25  |      | 200 | MHz  |
| t <sub>RISE(a)</sub>   | Clock Rise Time             | SSCLK1a or SSCLK1b, Freq = 100 MHz  | 1.0 | 1.3  | 1.6 | ns   |
| t <sub>FALL(a)</sub>   | Clock Fall Time             | SSCLK1a or SSCLK1b, Freq = 100 MHz  | 1.0 | 1.3  | 1.6 | ns   |
| t <sub>RISE(a+b)</sub> | Clock Rise Time             | SSCLK1(a+b), CL = 33 pF, 100 MHz    | 1.2 | 1.5  | 1.8 | ns   |
| t <sub>FALL(a+b)</sub> | Clock Fall Time             | SSCLK1(a+b), CL = 33 pF, 100 MHz    | 1.2 | 1.5  | 1.8 | ns   |
| t <sub>RISE(a+b)</sub> | Clock Rise Time             | SSCLK1(a+b), CL = 33 pF, 200 MHz    | 1.1 | 1.4  | 1.7 | ns   |
| t <sub>FALL(a+b)</sub> | Clock Fall Time             | SSCLK1(a+b), CL = 33 pF, 200 MHz    | 1.1 | 1.4  | 1.7 | ns   |
| t <sub>RISE(REF)</sub> | Clock Rise Time             | REFOUT, Pin 3, CL = 15 pF, 50 MHz   | 1.0 | 1.3  | 1.6 | ns   |
| t <sub>FALL(REF)</sub> | Clock Fall Time             | REFOUT, Pin 3, CL = 15 pF, 50 MHz   | 1.0 | 1.3  | 1.6 | ns   |
| D <sub>TYin</sub>      | Input Clock Duty Cycle      | XIN/CLK (Pin)                       | 30  | 50   | 70  | %    |
| D <sub>TYout</sub>     | Output Clock Duty Cycle     | SSCLK1a/b (Pin 8 and 9)             | 45  | 50   | 55  | %    |
| C <sub>CJ1</sub>       | Cycle-to-Cycle Jitter       | F = 100 MHz, SSCLK1a/b CL = 33 pF   |     | 300  | 400 | ps   |
| C <sub>CJ2</sub>       | Cycle-to-Cycle Jitter       | F = 200 MHz, SSCLK1a/b CL = 33 pF   |     | 500  | 600 | ps   |
| REFOUT                 | Refout Frequency Range      | CL = 15 pF                          | 25  |      | 108 | MHz  |

Note:

Operation at any Absolute Maximum Rating is not implied.
Single Power Supply: The voltage on any input or I/O pin cannot exceed the power pin during power-up.



# **Ordering Information**

| Part Number | Package Type              | Product Flow           |  |  |
|-------------|---------------------------|------------------------|--|--|
| CY25566SC   | 16-pin SOIC               | Commercial, 0° to 70°C |  |  |
| CY25566SCT  | 16-pin SOIC–Tape and Reel | Commercial, 0° to 70°C |  |  |

## **Package Drawing and Dimensions**

#### 16-Lead (150-Mil) SOIC S16.15



All product and company names mentioned in this document are the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor products nor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.



| Document Title:CY25566 Spread Spectrum Clock Generator<br>Document Number: 38-07429 |        |          |                                                                 |                                                                |  |  |  |
|-------------------------------------------------------------------------------------|--------|----------|-----------------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| Rev. ECN No. Issue<br>Date Orig. of<br>Change Description of Change                 |        |          |                                                                 |                                                                |  |  |  |
| **                                                                                  | 115771 | 07/01/02 | OXC                                                             | New Data Sheet                                                 |  |  |  |
| *A                                                                                  | 122705 | 12/30/02 | RBI Added power up requirements to maximum ratings information. |                                                                |  |  |  |
| *В                                                                                  | 404070 | See ECN  | RGL                                                             | Minor Change: Typo error on table 1, column 2 , S0 = 0 (not M) |  |  |  |